

# STT-MRAM Datasheet PM004MNIA



Version:1.32

Jul. 2023

Shanghai Siproin Microelectronics

http://www.siproin.com

Shanghai Siproin Microelectronics



## **Table of Contents**

| 1  |        | res                                |    |
|----|--------|------------------------------------|----|
| 2  | Pin Ir | ıformation                         | 2  |
|    | 2.1    | SOP8                               | .2 |
| 3  | Pin D  | escription                         | 2  |
| 4  | Opera  | ation Flow                         | 3  |
| 5  |        | node commands                      |    |
|    | 5.1    | Control Command Operation          | 5  |
|    | 5.2    | Reset Operation                    | 5  |
|    | 5.3    | Mode Register Write Command Timing | .6 |
|    | 5.4    | Mode Register Read Command Timing  | .6 |
|    | 5.5    | SPI Write Command Timing           | 6  |
|    | 5.6    | SPI Read Command Timing            |    |
|    | 5.7    | SPI QuadWrite Command Timing       | 8  |
|    | 5.8    | SPI QuadRead Command Timing        | 8  |
|    | 5.9    | SPI Unique ID Operation            | 0  |
| 6  |        | node commands                      |    |
| 0  | 6.1    | Control Command Operation          |    |
|    | 6.2    | Control Command Operation          | 1  |
|    | -      | Reset Operation                    | 1  |
|    | 6.3    | Mode Register write Command Timing | 1  |
|    | 6.4    | Mode Register Read Command Timing  | 2  |
|    | 6.5    | QPI Write Command Timing           |    |
|    | 6.6    | QPI Read Command Timing            | 4  |
| _  | 6.7    | QPI Unique ID Operation            | 4  |
| 7  |        | Register Definition                |    |
|    | 7.1    | Mode Register#1 (MR#1)             |    |
|    | 7.2    | Mode Register#2 (MR#2)1            | 6  |
|    | 7.3    | Mode Register#3 (MR#3)1            |    |
| 8  | Powe   | r Mode1                            |    |
|    | 8.1    | Power-on 1                         | 7  |
|    | 8.2    | Sleep1                             | 8  |
|    | 8.3    | Wake-up1                           | 8  |
| 9  | Input/ | Output Timing1                     | 8  |
| 10 | Electi | rical Specifications 1             | 9  |
| 11 | DC/A   | C characteristic 1                 | 9  |
|    | 11.1   | Operating Conditions               | 20 |
|    | 11.2   | DC Characteristics                 | 20 |
|    | 11.3   |                                    | !1 |
|    | 11.4   | AC Characteristics                 |    |
|    | 11.5   | Power Up Timing                    |    |
| 12 | -      | Information                        |    |
| 13 |        | age Outline Drawing                |    |
| 15 |        | ment Revision History              |    |
|    | Docu   | 11011 100 (10101) 1110(01)         | 0  |



## **1** Features

The PM004M is Mbit of SPI/QPI (serial/quad parallel interface) MRAM device. This device is configurable as 1 bit I/O separate or 4 bits I/O common interface. The PM004M has MRAM technology in memory array. The data in the memory array will be sustained with data retention greater than 20 years.

#### Density

• 4Mbit

#### Fast SPI interface

- Up to 50MHz clock frequency @SPI SDR
- Up to 50MHz clock frequency @QPI SDR
- Support standard SPI, Quad SPI mode
- Write no delay
- Support SPI mode0 and mode3

#### Single voltage operation

• Typical Voltage: 3.3V Vcc=2.7V~3.6V

#### **Data protection**

• Software protection mode with BP0, BP1 in mode register#1

#### **Power consumption**

- Sleep current 2uA (Typical value)
- Standby current 2mA (Typical value)
- Active current 4.3mA (Typical value @SPI 50MHz)

#### Reliability

- Data retention >20years @85°C
- P/E cycle up to  $10^8$

#### Package

• SOP8\_150MIL

#### Temperature range

• Junction temperature: -40°C~85°C

#### Shanghai Siproin Microelectronics

1



## **2** Pin Information

### 2.1 SOP8



Figure 1: Package Information

## **3** Pin Description

| Symbol    | Signal Type | SPI Mode          | QPI Mode                                              |  |
|-----------|-------------|-------------------|-------------------------------------------------------|--|
| CE#       | Input       | 1 0               | ,Active low.When CE input<br>will be in standby state |  |
| SO/SIO[1] | I/O         | Serial output     | I/O[1]                                                |  |
| SIO[2]    | I/O         | I/O[2]*           | I/O[2]                                                |  |
| Vss       | Ground      | Core Supply (     | Ground                                                |  |
| SI/SO[0]  | I/O         | Serial intput     | I/O[0]                                                |  |
| CLK       | Input       | Clock Signal      |                                                       |  |
| SIO[3]    | I/O         | I/O[3]*           | I/O[3]                                                |  |
| Vcc       | Power       | Core Power Supply |                                                       |  |

\*Fast read Quad access and Quad write access in SPI Mode use SIO[2] and SIO[3];

Recommend to pull down Vcc or to GND if no use of SIO[2] and SIO[3] in SPI Mode;



## **4 Operation Flow**

According SPI protocol, the first 8 bits of DI is COMMAND (op\_code), which define which operation the memory will do. The following 24bits (3 bytes) are address phase, which defined the memory array row address and column address. According current array density, PM004M use 18 of 24 address to feed in memory address, and left spare MSB bit with '0'.

Every command sequence starts with a one-byte command code. Depending on the command, this might be followed by 3-byte (24-bit) address plus dummy cycles and data byte(s).

All commands, addresses, and dummy bits are shifted in of the PM004M device with the most significant bit first. The data bits are also shifted in or out of the PM004M with the most significant bit.

The figure below explains relation between internal memory array organization and external I/O. This device has 16 internal I/O plates. Once memory read or write operation starts, these 16 internal I/O plates works parallelly. Because of this internal memory plates organization, the minimum burst access for read or write operation becomes 2 Bytes access.



**Figure 2: Operation Flow** 





## **5** SPI mode commands

| Command             | SPI Mode |         |         |         |             |          |         |  |
|---------------------|----------|---------|---------|---------|-------------|----------|---------|--|
| Command             | Byte1    | Byte2   | Byte3   | Byte4   | Byte5       | Byte6    | Byte7   |  |
| Number of Clocks    | 8        | 8(or 2) | 8(or 2) | 8(or 2) | 8(or 2)     | 8(or 2)  | 8(or 2) |  |
| Mode Register Write | B1H      | A23-A16 | A16-A8  | A7-A0   | Value#n     |          |         |  |
| Mode Register Read  | B5H      | A23-A16 | A16-A8  | A7-A0   | Value#n     |          |         |  |
| Write               | 02H      | A23-A16 | A16-A8  | A7-A0   | D15-D8      | D7-D0    |         |  |
| Quad Write          | 38H      | A23-A16 | A16-A8  | A7-A0   | D15-D8      | D7-D0    |         |  |
| Read                | 03H      | A23-A16 | A16-A8  | A7-A0   | Dummy(0~12) | D15-D8   | D7-D0   |  |
| Quad Read           | EBH      | A23-A16 | A16-A8  | A7-A0   | Dummy(0~12) | D15-D8   | D7-D0   |  |
| Write Enable        | 06H      |         |         |         |             |          |         |  |
| Write Disable       | 04H      |         |         |         |             |          |         |  |
| Entry To Deep       |          |         |         |         |             |          |         |  |
| PowerDown           | B9H      |         |         |         |             |          |         |  |
| Exit From Deep      |          |         |         |         |             |          |         |  |
| PowerDown           | ABH      |         |         |         |             |          |         |  |
| Read Unique ID      | 9FH      | 0H      | 0H      | 0H      |             | 16 Bytes |         |  |
| Register            | 9111     | 011     | 011     | 011     |             | 10 Dytes |         |  |
| Enter QPI Mode      | 35H      |         |         |         |             |          |         |  |
| Reset Enable        | 66H      |         |         |         |             |          |         |  |
| Reset               | 99H      |         |         |         |             |          |         |  |

#### Table 2: SPI Mode Commands



### **5.1**Control Command Operation

Control command include WriteEnable,WriteDisable,Entry To Sleep,Exit From Sleep,

Enter QPI Mode. For example Enter QPI Mode:



Figure 3: Enter QPI Command Timing

### 5.2 Reset Operation



Figure 4: SPI Reset Operation Timing



### 5.3 Mode Register Write Command Timing



Figure 5: SPI Mode Register Write Command Timing

### 5.4 Mode Register Read Command Timing



Figure 6: SPI Mode Register Read Command Timing

### 5.5 SPI Write Command Timing

The first byte(Bit7~Bit0) means IO 15~IO 8, the followed byte(Bit7~Bit0) means IO 7~IO 0.





SPI Write burst operation



### 5.6 SPI Read Command Timing

The first byte(Bit7~Bit0) means IO\_15~IO\_8, the followed byte(Bit7~Bit0) means IO\_7~IO\_0 .



SPI Read Burst operation (Example : Latency (LT) =0)





SPI Read Burst operation (Example : Latency (LT) =4)

Figure 9: SPI Read Command Timing (Example: Latency(LT)=4)



### 5.7 SPI QuadWrite Command Timing

The first byte(Bit7~Bit0) means IO\_15~IO\_8, the followed byte(Bit7~Bit0) means IO\_7~IO\_0.



SPI Quad Write burst operation

Figure 10: SPI QuadWrite Command Timing

### 5.8 SPI QuadRead Command Timing



The first byte(Bit7~Bit0) means IO\_15~IO\_8, the followed byte(Bit7~Bit0) means IO\_7~IO\_0.

SPI Quad Read Burst operation (Example : Latency (LT) =0)

Figure 11: SPI QuadRead Command Timing (Example: Latency(LT)=0)





SPI Quad Read Burst operation (Example : Latency (LT) =4)

Figure 12: SPI QuadRead Command Timing (Example: Latency(LT)=4)

### 5.9 SPI Unique ID Operation

The two bytes are used for Manufacture ID (0x29, 0x55) and the two bytes can be read by SPI instruction.



Figure 13: SPI Unique ID Read Command Timing



## 6 QPI mode commands

| Command             |       | QPI Mode |        |       |             |         |       |  |  |
|---------------------|-------|----------|--------|-------|-------------|---------|-------|--|--|
| Command             | Byte1 | Byte2    | Byte3  | Byte4 | Byte5       | Byte6   | Byte7 |  |  |
| Number of Clocks    | 2     | 2        | 2      | 2     | 2           | 2       | 2     |  |  |
| Mode Register Write | B1H   | A23-A16  | A16-A8 | A7-A0 | Value#n     |         |       |  |  |
| Mode Register Read  | B5H   | A23-A16  | A16-A8 | A7-A0 | Dummy(2)    | Value#n |       |  |  |
| Write               | 02H   | A23-A16  | A16-A8 | A7-A0 | D15-D8      | D7-D0   |       |  |  |
| Read                | 03H   | A23-A16  | A16-A8 | A7-A0 | Dummy(0~12) | D15-D8  | D7-D0 |  |  |
| Write Enable        | 06H   |          |        |       |             |         |       |  |  |
| Write Disable       | 04H   |          |        |       |             |         |       |  |  |
| Entry To Deep       |       |          |        |       |             |         |       |  |  |
| PowerDown           | B9H   |          |        |       |             |         |       |  |  |
| Exit From Deep      |       |          |        |       |             |         |       |  |  |
| PowerDown           | ABH   |          |        |       |             |         |       |  |  |
| Read Unique ID      | 9FH   | 0H       | 0H     | 0H    | 1.          | 6 Bytes |       |  |  |
| Register            | 960   |          |        | ULI   |             | 0 Bytes |       |  |  |
| Exit QPI Mode       | F5H   |          |        |       |             |         |       |  |  |
| Reset Enable        | 66H   |          |        |       |             |         |       |  |  |
| Reset               | 99H   |          |        |       |             |         |       |  |  |

#### Table 3: QPI Mode Commands

At power up, QPI mode is disabled.

### 6.1 Control Command Operation

Control command include Write Enable, Write Disable, Entry To Sleep, Exit From Sleep,

Exit QPI Mode. For example Exit QPI Mode:



Figure 14: Exit QPI Command Timing



### 6.2 Reset Operation



QPI Reset

Figure 15: QPI Reset Operation Timing

### 6.3 Mode Register Write Command Timing



Figure 16: QPI Mode Register Write Command Timing





### 6.4 Mode Register Read Command Timing

Figure 17: QPI Mode Register Read Command Timing



QPI Write

Command (0x02)

### 6.5 QPI Write Command Timing



The first byte(Bit7~Bit0) means IO\_15~IO\_8, the followed byte(Bit7~Bit0) means IO\_7~IO\_0.

QPI Write 0x02

24bits Address

Figure 18: QPI Write Command Timing

Burst Write Data



### 6.6 QPI Read Command Timing

The first byte(Bit7~Bit0) means IO\_15~IO\_8, the followed byte(Bit7~Bit0) means IO\_7~IO\_0.



Figure 19: QPI Read Command Timing (Example: Dummy cycles=0)

### 6.7 QPI Unique ID Operation

The two bytes are used for Manufacture ID (0x29, 0x55) and the two bytes can be read by SPI instruction.



PI Unique ID Register read 0x9F





## 7 Mode Register Definition

For PM004M chip, three Mode Registers are provided, that are, MR1, MR2,MR3. Each register is accessed by MRWR and MRRD commands combined with 3-Bytes Register Address and 1-Byte Value respectively.

|      | Address | Feature Da | Feature Data Bits Definition |    |      |      |     |     |   | Note |
|------|---------|------------|------------------------------|----|------|------|-----|-----|---|------|
|      |         | 7          | 6                            | 5  | 4    | 3    | 2   | 1   | 0 |      |
| MR#1 | 0x0000  | MRWD       |                              |    |      | BP1  | BP0 | WEC |   | RW   |
| MR#2 | 0x0001  |            |                              |    | LT1  | LT0  |     |     |   | RW   |
| MR#3 | 0x0002  | -          | D1                           | D0 | REV1 | REV0 |     | -   |   | R    |

#### Table 4: Mode Register Definition

### 7.1 Mode Register#1 (MR#1)

This register defines Write protection function. When this device will be used as partial nonvolatile memory. There are protected area and unprotected area which aredefined by BP1(Bit3) and BP0 (Bit2). The combination of MRWD(Bit7) and WEC(Bit1) defines how write protection applies to those protected area, unprotected area and Mode Register.

#### Table 5: Write Protection Combination

| WEC | MRWD | Protected<br>area | Unprotected<br>area | Mode<br>Register | Note    |
|-----|------|-------------------|---------------------|------------------|---------|
| 0   | 0    | Writable          | Writable            | Writable         | Default |
| 0   | 1    | Protected         | Writable            | Protected        |         |
| 1   | 0    | Protected         | Writable            | Writable         |         |
| 1   | 1    | Protected         | Protected           | Protected        |         |

#### Table 6: Protected and unprotected area

| E | 3P1 | BP0 | Protected<br>area | Unprotected<br>area | Note    |
|---|-----|-----|-------------------|---------------------|---------|
|   | 0   | 0   | None              | ALL                 | Default |
|   | 0   | 1   | Upper 1/4         | Lower 3/4           |         |
|   | 1   | 0   | Upper 1/2         | Lower 1/2           |         |
| Γ | 1   | 1   | ALL               | None                |         |

Note : Lower half is h[01FFFF]~h[000000], and Higher half is h[03FFFF]~h[020000] Lower 1/4 means h[00FFFF]~h[000000]. Lower 3/4 means h[02FFFF]~h[000000]



### 7.2 Mode Register#2 (MR#2)

MR#2 defines Read operation. Especially, the latency (number of dummy cycles) between

the end of read address input to the first data output in Bit4 and Bit3.

The default value of other RFU bits in MR#2 are "0".

|     |     | Number of | Max Clock  | Max Clock  |         |
|-----|-----|-----------|------------|------------|---------|
| LT1 | LT0 | Dummy     | Frequency  | Frequency  | Note    |
|     |     | Clock     | (SPI Mode) | (QPI Mode) |         |
| 0   | 0   | 0         | 50Mhz      | 50Mhz      | Default |
| 0   | 1   | 4         | 50Mhz      | 50Mhz      |         |
| 1   | 0   | 8         | 50Mhz      | 50Mhz      |         |
| 1   | 1   | 12        | 50Mhz      | 50Mhz      |         |

Table 7: Read Latency definition

### 7.3 Mode Register#3 (MR#3)

MR#3 defines density of the products and revision of the products.

D1 and D0 bits in Bit6 and 5 in MR#3 define memory density of this device. Bit4 and 3 in MR#3 define revision of the device. The default value of other RFU bits in MR#3 are "0".

#### **Table 8: Density Bits**

| D1  | D0 | Density | Note    |
|-----|----|---------|---------|
| 0   | 0  | 4Mbit   | Default |
| 0   | 1  | RFU     |         |
| 1   | 0  | RFU     |         |
| 1 1 |    | RFU     |         |

#### **Table 9: Revision**

| Rev1 | Rev0 | Revision | Note    |
|------|------|----------|---------|
| 0    | 0    | 0        | Default |



## 8 Power Mode

This device provides four kind of low power mode, Read, Write, Standby, Sleep.

During normal work mode, there are read and write. when CE# high, the arrays enter into the Standby mode, which internal regular are still on, but the device cannot receive the command and the data in SI/SO will be not available. When host issue EntryToSleep command, the device will enter into the Sleep mode, in this situation, the internal logic and voltage regular will be off, when host issue the ExitFromSleep command, the device will execute the wake-up sequence to the Standby mode.

This device has four states, that is power-on sequence, normal work mode, sleep mode and wake-up sequence

### 8.1 Power-on

When powering on, the power-on sequence begins, it is composed of three stage as below:



#### Analog block active

Shanghai Siproin Microelectronics



#### STT-MRAM

#### **Fuse-recall**

During this stage, the device internal logic loads the fuse bits form EFUSE to trim registers..

#### Analog block ready

In Fuse-recall stage, the analog blocks' trim bits are updated by fuse registers, and it takes some times to stable.

### 8.2 Sleep

Sleep is a low power mode. During this mode, all internal regulators were closed to saving the power consumption. Host can issue command EntryTo Sleep to make device enter into this stage.

### 8.3 Wake-up

Wake-up make the internal analog blocks active It doesn't need do initialization like fuse-recall, only need analog modules stable stage.

## 9 Input/Output Timing



Figure 23: Output Timing



## **10** Electrical Specifications

This device contains circuitry to protect the inputs against damage caused by high static voltages or electric fields. However, it is advised that normal precautions be taken to avoid application of any voltage greater than maximum rated voltages to these high-impedance (Hi-Z) circuits.

The device also contains protection against external magnetic fields. Precautions should be taken to avoid application of any magnetic field more intense than the maximum field intensity specified in the maximum ratings.

| Symbol        | Parameter                                                  | Conditions         | Value       | Unit |
|---------------|------------------------------------------------------------|--------------------|-------------|------|
| Vcc           | Supply Voltage                                             | -0.5 to 4          | V           |      |
| Vin           | Voltage on any pin                                         |                    | -0.5 to Vcc | V    |
| Iout          | Output current per pin                                     |                    | ±4          | mA   |
| Tbias         | Temperature under bias Commercial Grade                    |                    | -40 to 85   | °C   |
| Tstg          | Storage Temperature                                        | -55 to 125         | °C          |      |
| Tlead         | Lead temperature during solder(                            | (3mins max)(note1) | 260         | °C   |
| Hmax_write    | Maximum magnetic field<br>during write                     | Write              | 4,000       | A/m  |
| Hmax_read     | Hmax_read Maximum magnetic field<br>during read or standby |                    | 40,000      | A/m  |
| Hmax_poweroff | Maximum magnetic<br>field during power off                 | Power off          | 40,000      | A/m  |

#### **Table 10: Electrical Specifications**

\*Note1:We recommend programming of the device after reflow. Data written before reflow cannot be guaranteed

WARNING:Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, magnetic etc.) in excess of absolute maximum ratings. Do not exceed these ratings.Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure. No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet.

## **11 DC/AC characteristic**

This section presents the DC and AC characteristics of the device. The values for the DC and AC parameters indicated in the following tables are derived from tests under the operating and measurement conditions also indicated in the relevant tables. Designers should be aware that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters.



### **11.1 Operating Conditions**

#### Table 11: Operating Conditions

| Symbol | Parameter                         | Min | Max | Unit |
|--------|-----------------------------------|-----|-----|------|
| Vcc    | Voltage Supply                    | 2.7 | 3.6 | V    |
| Tax    | Operating Temperature(commercial) | -40 | 85  | °C   |

### **11.2 DC Characteristics**

#### Table 12: DC Characteristics

| Symbol           | Parameter              | Test Condition    | ons         | Min | Тур. | Max     | Uni |
|------------------|------------------------|-------------------|-------------|-----|------|---------|-----|
| Ili              | Input leakage current  |                   |             |     |      | ±1      | μΑ  |
| Ilo              | Output Leakage current |                   |             |     |      | ±1      | μΑ  |
| Islp             | Sleep Current          |                   |             |     | 2    | 13      | uA  |
| I <sub>SBY</sub> | Standby current        |                   |             |     | 2    | 2.7     | mA  |
| Icc              | Active Current         | SPI<br>Write/Read | CLK = 1MHz  |     | 2.25 |         | mA  |
|                  |                        | CLK = 10MHz       |             | 2.5 |      | mA      |     |
|                  |                        |                   | CLK = 20MHz |     | 3    | 4.8     | mA  |
|                  |                        |                   | CLK = 50MHz |     | 4.3  | 6.9     | mA  |
|                  |                        | QPI<br>Write/Read | CLK = 1MHz  |     | 2.5  |         | mA  |
|                  |                        | witte/itead       | CLK = 10MHz |     | 4    |         | mA  |
|                  |                        |                   | CLK = 20MHz |     | 5    | 7       | mA  |
|                  |                        |                   | CLK = 50MHz |     | 7    | 9       | mA  |
| VIL              | Input low voltage      |                   |             |     |      | 0.8     | V   |
| Vih              | Input high voltage     |                   |             | 2.0 |      | Vcc+0.3 | V   |
| Vol              | Output low voltage     | IoL = 4mA         |             |     |      | 0.4     | V   |
| Vон              | Output high voltage    | IoH = -4mA        |             | 2.4 |      |         | V   |



### 11.3 Pin Capacitance

| Symbol | Parameter                 | Typical | Max | Unit |
|--------|---------------------------|---------|-----|------|
| Cp*    | VCC/VSS power external    |         | 10  | uF   |
|        | capacitance               |         |     |      |
| Cin    | Control input capacitance | -       | 8   | pF   |
| Сю     | IO capacitance            | -       | 12  | pF   |
| CLOAD  | Load capacitance          | -       | 32  | pF   |

#### Table 13: Pin Capacitance

\*Note: The external capacitor Cp at the Vcc/Vss is recommended  $\leq 10\mu$ F; If Cp >  $10\mu$ F, reading datas may be unstable when Vcc return to the normal operating voltage from power down. In this case, for the datas are read reliably, suggest to operate the highest address to write ID(0x29, 0x55) data within the specified working voltage range, and then confirm this ID data before operating on the chip. If the ID data is wrong, need to send 0xB9 (sleep) and 0xAB (wake-up), so the chip will be read reliably; Otherwise, when power up and down frequently, the hardware circuit ensures that the chip starting voltage is lower than Vs (0.3V), when Vcc up from down.

### **11.4 AC Characteristics**

| C       | Descrite                           | 50  | <b>.</b> |      |
|---------|------------------------------------|-----|----------|------|
| Symbol  | Parameter                          | Min | Max      | Unit |
| tCLK    | CLK period                         | 20  |          | ns   |
| tCH/tCL | Clock high/low width               | 1.5 |          | ns   |
| tKHKL   | CLK rise or fall time              |     | 1.5      | ns   |
| tCPH    | CE# High between subsequent burst  | 20  |          | ns   |
| tCSP    | CE# Setup time to CLK rising edge  | 3   |          | ns   |
| tCHD    | CE# Hold time from CLK rising edge | 50  |          | ns   |
| tSP     | Setup time to active CLK edge      | 2   |          | ns   |
| tHD     | Hold time from active CLK edge     | 2   |          | ns   |
| tHZ     | Chip disable to DQ output high-Z   |     | 6        | ns   |

#### **Table 14: AC Characteristics**



| tACLK | CLK to output delay                         | 8    | 10 | ns |
|-------|---------------------------------------------|------|----|----|
| tKOH  | Data hold time from clock falling edge      | 1.5  |    | ns |
| tRST  | Reset recovery time after Operation command |      | us |    |
| tESLP | Sleep entry time from Sleep command         |      |    | us |
| tRSLP | Recovery time from Sleep exit command       | 1 ms |    | ms |

### 11.5 Power Up Timing

To provide protection for data during initial power up, power loss or brownout, when ever  $V_{cc}$  falls below VCC (min) the device cannot be selected (CE# is restricted from going low) and the device is inhibited from Read or Write operations.

#### Power Up Delay Time

During initial power up or when recovering from brownout or power loss, a power up delay time (tPU) must be added from their specified minimum voltages (Vcc(min)) to normal operations may commence. This time is required to insure that the device internal voltages have stabilized.

tPU is measured from the time that Vcc have reached their specified minimum voltages. and the device will finish fuse-recall and analog blocks are stable to work.

| Symbol | Parameter             | Min | Max | Unit |
|--------|-----------------------|-----|-----|------|
| Vs     | Chip Starting Voltage | -   | 0.3 | V    |
| t PU   | Power Up delay time   | 1.5 | -   | ms   |

Table 15: Power-Up Initial Voltages and Delay Timing





Figure 24: Power-Up Timing and Voltage Levels



## **12 Order Information**

| Orderable Device | Density | Typical<br>voltage | Interface | Package<br>Type | Op Temp(°C) | Package<br>Qty |
|------------------|---------|--------------------|-----------|-----------------|-------------|----------------|
| PM004MNIATU      | 4Mbit   | 3.3V               | SPI/QPI   | SOP8_150mil     | -40 to 85   | 100/Tube       |
| PM004MNIATR      | 4Mbit   | 3.3V               | SPI/QPI   | SOP8_150mil     | -40 to 85   | 2500/Reel      |
| PM004MNIATT      | 4Mbit   | 3.3V               | SPI/QPI   | SOP8_150mil     | -40 to 85   | 480/Tray       |

### Top Side Marking



Type: PM004MNIVersion: AY: YearWW:Week



# **13** Package Outline Drawing



| SYMBOL | MILLIMETER |         |       |  |
|--------|------------|---------|-------|--|
| SYMBOL | MIN        | NOM     | MAX   |  |
| A      | _          | _       | 1.75  |  |
| Al     | 0.10       | _       | 0.225 |  |
| A2     | 1.30       | 1.40    | 1.50  |  |
| A3     | 0.60       | 0.65    | 0.70  |  |
| b      | 0.39       | _       | 0.47  |  |
| bl     | 0.38       | 0.41    | 0.44  |  |
| с      | 0.20       | _       | 0.24  |  |
| cl     | 0.19       | 0.20    | 0.21  |  |
| D      | 4.80       | 4.90    | 5.00  |  |
| Е      | 5.80       | 6.00    | 6.20  |  |
| E1     | 3.80       | 3.90    | 4.00  |  |
| e      |            | 1.27BSC |       |  |
| h      | 0.25       | _       | 0.50  |  |
| L      | 0.50       | _       | 0.80  |  |
| LI     |            | 1.05REF |       |  |
| θ      | 0          |         | 8°    |  |

Figure 25: Package Outline for SOP8 150MIL



### **Document Revision History**

| Version | Date       | Author | Brief Description of Changes                     |
|---------|------------|--------|--------------------------------------------------|
| V1.0    | 2022-05-05 | Ding   | Define Max Frequency, modify Feature/DC/AC,      |
|         |            |        | parameter, cancel ddr read/write timing          |
| V1.1    | 2022-05-24 | Ding   | modify Electrical Specifications, modify Note    |
|         |            |        | on Use, modify Package description               |
| V1.2    | 2022-08-22 | Justin | modify Vin description in Table10, Delete Vccq   |
|         |            |        | description in Table11, modify Table15 and       |
|         |            |        | Figure24                                         |
| V1.3    | 2022-11-01 | Justin | Modify ID(0x29, 0x55) description in Chapter 5.9 |
|         |            |        | and Chapter 5.9, Modify Hmax_read description in |
|         |            |        | Table10,                                         |
|         |            |        | define tRST in Table14, modify Chapter 11.3,     |
|         |            |        | modifyChapter 11.5                               |
| V1.31   | 2023-01-04 | Yang   | Add PM004MNIATT orderable device in order        |
|         |            |        | information in Chapter 12;                       |
| V1.32   | 2023-07-19 | Zhao   | Delete tERSLP description in Table14, Modify the |
|         |            |        | Operation Timing in Figure 13 and Figure 20.     |
|         |            |        |                                                  |

#### DISCLAIMER

The information in the usage specification is correct at the time of publication, Siproin has the right to change and interpret the specification, and reserves the right to modify the product without prior notice. Users can obtain the latest version information from our Company website or other effective channels before confirmation, and confirm the relevant information is complete and up to date. With any semiconductor product, there is a certain possibility of failure or failure under certain conditions. The buyer is responsible for complying with safety standards and taking safety measures when using the product for system design and complete machine manufacturing. The product is not authorized to be used as a critical component in life-saving or life-sustaining products or systems, in order to avoid potential failure risks that may cause personal injury or property loss.

Siproin hereby provides the quality information to you but makes no claims, promises or guarantees about the accuracy, compl eteness, or adequacy of the information herein. The information contained herein is provided on an "AS IS" basis without any warranty, and Siproin assumes no obligation to provide support of any kind or otherwise maintain the information. Siproin disclaims any representation that the information does not infringe any intellectual property rights or proprietary rights of any third Parties.

Shanghai Siproin Microelectronics